|                      | •                  | PLOM<br>HOPA                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                          | OBE CURRICULUM FOR THE COURSE      |                      |            | FORMAT-3   |              | Sheet<br>No. 1/5 |       |
|----------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------|------------|------------|--------------|------------------|-------|
| Branch               | Ele                |                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                          | ctrical & Electronics Se           |                      |            | Semester   |              | 3                |       |
| Course Code          |                    |                                                                                                                                                                                                                                                                                          | Course Name                                                                                                                                                                                                                                                              | Di                                 | igit                 | al Electro | onics      |              |                  |       |
| Course O             | utco               | me 1                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                          | ine the structure o<br>ogic gates. | f various number sys | ster       | n, codes   | Teach<br>Hrs |                  | Marks |
| Learning Outcome     |                    |                                                                                                                                                                                                                                                                                          | List out different types of number system & code and convert one to another. (Cognitive)                                                                                                                                                                                 |                                    |                      |            |            |              | 8                |       |
| Contents             |                    | Binar<br>W<br>Conv                                                                                                                                                                                                                                                                       | Number System: Decimal number, binary number, octal and Hexadecimal number.  Binary Codes: Weighted and un-weighted codes BCD, Gray, Excess-3.  Conversion of number system and code: (Decimal number, binary number, octal and Hexadecimal number, BCD, Gray, Excess-3) |                                    |                      |            |            |              |                  |       |
| Meth<br>Asses        |                    |                                                                                                                                                                                                                                                                                          | External: End semester theory examination (Pen paper test)                                                                                                                                                                                                               |                                    |                      |            |            |              |                  |       |
| _                    | Learning Outcome 2 |                                                                                                                                                                                                                                                                                          | Perform various binary arithmetic operation. (Cognitive)                                                                                                                                                                                                                 |                                    |                      |            |            | 6            |                  | 10    |
| Contents             |                    | <b>i</b>                                                                                                                                                                                                                                                                                 | Binary operations: Binary addition, subtraction, Multiplication, Division.  Complement of number: Complements: 1's, 2's, 9's and 10's. Subtraction using 1's and 2's complement.                                                                                         |                                    |                      |            |            |              |                  |       |
| Meth<br>Asses        |                    |                                                                                                                                                                                                                                                                                          | Interr                                                                                                                                                                                                                                                                   | nal: Mid semester-                 | theory examination   | (Pe        | en paper t | est)         |                  |       |
| Learning             | Outo               | ome 3                                                                                                                                                                                                                                                                                    | Veri                                                                                                                                                                                                                                                                     | fy truth table of all              | the gates. (Psychom  | iota       | or)        | 7            |                  | 12    |
| Contents             |                    | Logic Gates:     Symbol, operation and truth-table:     AND, OR, NOT, NAND, NOR, EX-OR, EX-NOR     Realization of logic gates using universal gates. Logic System:     Positive and negative logic system.  Verification of the basic logic gates (AND, OR, NOT NAND, NOR, EX-OR and EX- |                                                                                                                                                                                                                                                                          |                                    |                      |            |            |              |                  |       |
| Method of Assessment |                    | NOR<br>Exte                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                          | f given task and viva              | VO                   | ce         |            |              |                  |       |

| RGPV (DIPLOMA<br>WING) BHOPAL |         |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                     | OBE CURR                                                                           | FORMAT                 | <b>-3</b>  | Sheet<br>No. 2/5 |       |    |  |
|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------|------------|------------------|-------|----|--|
| Branch                        |         |                                                                                                                                                                                                                                                                                                                                         | Ele                                                                                                                                                                 | ectrical & Electronic                                                              | Semester               |            | 3                |       |    |  |
| Course Code                   |         |                                                                                                                                                                                                                                                                                                                                         | Course Name Digital Electronics                                                                                                                                     |                                                                                    |                        |            |                  | 5     |    |  |
| Course Outcome 2              |         | Consti<br>circuit                                                                                                                                                                                                                                                                                                                       | istruct and Examine simple combinational digital uit.  Teac                                                                                                         |                                                                                    |                        |            |                  | Marks |    |  |
| Learning Outcome 4            |         | ome 4                                                                                                                                                                                                                                                                                                                                   | Verify                                                                                                                                                              | Boolean algebra la                                                                 | ws and theorems. (Ps   | ychomotor) | 5                |       | 8  |  |
| Contents                      |         | s                                                                                                                                                                                                                                                                                                                                       | Laws and theorems of Boolean algebra: Boolean laws, De-Morgan's Theorem and Duality Theorem, Complement of Boolean equations. Verification of De- Morgan's theorem. |                                                                                    |                        |            |                  |       |    |  |
| Method                        | of Asse | ssment                                                                                                                                                                                                                                                                                                                                  | Intern                                                                                                                                                              | al: Verification of g                                                              | iven task and viva voc | е          |                  |       |    |  |
| Learning Outcome 5            |         | ome 5                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                     | Solve Boolean expressions using K-map and realize its 6 logic circuit. (Cognitive) |                        |            |                  |       |    |  |
| Contents                      |         | Karnaugh-map: Boolean expressions: Sum of product and product of sum, Karnaugh maps and its use for simplification up to four variable Boolean expressions, Don't care condition.  Realization of logic equations: The universal building blocks-NAND & NOR, AND-OR network, NAND-NAND Logic for implementation of Boolean expressions. |                                                                                                                                                                     |                                                                                    |                        |            |                  |       |    |  |
| Method                        | of Asse | ssment                                                                                                                                                                                                                                                                                                                                  | External: End semester theory examination (Pen paper test)                                                                                                          |                                                                                    |                        |            |                  |       |    |  |
| Learning                      | g Outc  | ome 6                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                   | Implement different type of adder and subtractor circuits. (Cognitive)             |                        |            | 8                |       | 14 |  |
| Contents                      |         | s                                                                                                                                                                                                                                                                                                                                       | Adder and Subtractor Circuit:  Half adder, full adder, parallel binary adder, 8421 adder, half subtractor, full subtractor, parallel binary subtractor.             |                                                                                    |                        |            |                  |       |    |  |
| Method                        | of Asse | ssment                                                                                                                                                                                                                                                                                                                                  | External: End semester theory examination (Pen paper test)                                                                                                          |                                                                                    |                        |            |                  |       |    |  |
| Learning Outcome 7            |         | ome 7                                                                                                                                                                                                                                                                                                                                   | Design different type of coder and multiplexer circuits (Psychomotor)                                                                                               |                                                                                    |                        |            | 4                |       | 7  |  |
| Contents                      |         | Coder Circuit:  Encoder, Decoder (2 to 4 line,3 to 8 line, BCD to Decimal, Decimal to7 segment)  MUX Circuit:  Multiplexers: 4 to1 and 8 to1.  De-Multiplexers: 1 to 4 and 1 to 8.  (Block Diagram and Truth table)  Verification of encoder, decoder, multiplexer and de-multiplexer circuit.                                          |                                                                                                                                                                     |                                                                                    |                        |            |                  |       |    |  |
| Method of Assessment          |         |                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                     |                                                                                    | given task and viva vo | _          |                  |       |    |  |

| RGPV (DIPLOMA<br>WING) BHOPAL |        |                                                                                                                                                                             |                                                                                                                                      | OBE CURR                                      | FORMAT                           | _ '2          | Sheet<br>No. 3/5 |       |  |
|-------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------|---------------|------------------|-------|--|
| Branch                        | Ele    |                                                                                                                                                                             |                                                                                                                                      | ectrical & Electronic                         | Semester 3                       |               | 3                |       |  |
| Course Code                   |        |                                                                                                                                                                             |                                                                                                                                      | Course Name                                   | Digital Electronics              |               |                  |       |  |
| Course Outcome 3              |        | ome 3                                                                                                                                                                       | -                                                                                                                                    | e flip-flop circuit, o<br>stand their operati | counters, shift registers<br>on. | and           | Teacl<br>Hrs.    | Marks |  |
| Learning Outcome 8            |        | ome 8                                                                                                                                                                       | Analyze the working of various flip-flops and verify its outputs. (Psychomotor)                                                      |                                               |                                  |               |                  | 12    |  |
| Contents                      |        | Flip-Flop: S-R flip-flops(FF), D FF, Types of Triggering, Glitch, JK FF race around condition and remedies, JK Master Slave FF and T FF. Verification of various flip-flops |                                                                                                                                      |                                               |                                  |               |                  |       |  |
| Method of Assessment          |        | External: Performance of given task and viva voce                                                                                                                           |                                                                                                                                      |                                               |                                  |               |                  |       |  |
| Learning Outcome 9            |        | ome 9                                                                                                                                                                       | Draw a                                                                                                                               | and explain differe                           | nt type of registers. (C         | 'ognitive)    | 6                | 10    |  |
| Contents                      |        | s                                                                                                                                                                           | Registers: Shift Register (3 to 4 bits only)- introduction, circuit diagram and waveforms of SISO, SIPO, PISO, PIPO shift registers. |                                               |                                  |               |                  |       |  |
| Method of                     | f Asse | ssment                                                                                                                                                                      | Extern                                                                                                                               | ial: End semester ti                          | heory examination (Pe            | n paper test) |                  |       |  |
| Learning Outcome<br>10        |        | come                                                                                                                                                                        | Design different type of synchronous and asynchronous counters. (Psychomotor)                                                        |                                               |                                  |               |                  | 11    |  |
| Contents                      |        | Counters: Asynchronous: Up/down counters, Up-down counters. Synchronous Counters. Up/down counters, Ring counter, Johnson counter. Design Mode-4 counters.                  |                                                                                                                                      |                                               |                                  |               |                  |       |  |
| Method of Assessment          |        | Extern                                                                                                                                                                      | ial: End semester t                                                                                                                  | heory examination (Pe                         | n paper test)                    |               |                  |       |  |

| RGPV (DIPLOMA<br>WING) BHOPAL |                      |                                                                            |                                                                              | OBE CURR                 | FORMA         | r-3 | Sheet<br>No. 4/5 |            |  |
|-------------------------------|----------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------|---------------|-----|------------------|------------|--|
| Branch                        |                      |                                                                            | Ele                                                                          | ectrical & Electronic    | Semester      | 3   |                  |            |  |
| Course Code                   |                      |                                                                            | Course Name Digital Electronics                                              |                          |               |     |                  |            |  |
| Course Outcome 4              |                      | ome 4                                                                      | Demonstrate the functioning of A to D and D to A Converters.                 |                          |               |     |                  | h<br>Marks |  |
| Learning Outcome              |                      |                                                                            | Draw and explain various operation of D/A conversion 6 circuits. (Cognitive) |                          |               |     |                  |            |  |
| Contents                      |                      |                                                                            | Conversion:<br>ted resister, R-2R lad                                        | der network.             |               |     |                  |            |  |
| Method                        | Method of Assessment |                                                                            | Internal: Mid semester-II theory examination (Pen paper test)                |                          |               |     |                  |            |  |
| Learning Outcome<br>12        |                      | Draw and explain various operation of A/D conversion circuits. (Cognitive) |                                                                              |                          |               |     | 10               |            |  |
| Contents                      |                      | Counte                                                                     | Conversion:<br>er type, Successive ap<br>retical aspects)                    | proximation, Flash type, | Dual slope ty | pe. |                  |            |  |
| Method of Assessment          |                      | External: End semester theory examination (Pen paper test)                 |                                                                              |                          |               |     |                  |            |  |

|                        | •       | IPLOM<br>BHOPA                                                                                                                                                                           |                                 | OBE CURR               | FORMAT                | -3            | Sheet<br>No. 5/5 |  |  |
|------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------|-----------------------|---------------|------------------|--|--|
| Branch                 |         |                                                                                                                                                                                          | Ele                             | ectrical & Electronic  | Semester              |               | 3                |  |  |
| Course Code            |         |                                                                                                                                                                                          | Course Name Digital Electronics |                        |                       | s             |                  |  |  |
| Course Outcome 5       |         | Comp                                                                                                                                                                                     | are various digital l           | ogic family.           |                       | Teacl<br>Hrs. | Marks            |  |  |
| Learning Outcome       |         | Comp                                                                                                                                                                                     | are digital ICs on di           | fferent parameters. (C | Cognitive)            | 5             | 8                |  |  |
| Contents               |         | Characteristics of digital ICs: Fan-in, Fan-out, Propagation delay, Power dissipation, Noise margins, Figure of merit. Logic ICs: NAND Gate using TTL, NOR gate using ECL.               |                                 |                        |                       |               |                  |  |  |
| Method of Assessment   |         | External: End semester theory examination (Pen paper test)                                                                                                                               |                                 |                        |                       |               |                  |  |  |
| Learning Outcome<br>14 |         | Construct universal gates and inverter using MOS and CMOS logic. (Cognitive)                                                                                                             |                                 |                        |                       |               | 10               |  |  |
| Contents               |         | Classifications of logic families: Saturated and Non-saturated logic. MOS and CMOS Logic: MOS based NOT gate, Two input NAND & NOR gate. CMOS based NOT gate, Two input NAND & NOR gate. |                                 |                        |                       |               |                  |  |  |
| Method                 | of Asse | essment                                                                                                                                                                                  | Extern                          | nal: End semester th   | neory examination (Pe | n paper test) |                  |  |  |
| Learning Outcome<br>15 |         | Make use of PAL & PLA for implementation of Boolean expression and design simple logic circuit.  (Cognitive/Affective)                                                                   |                                 |                        |                       | 10            |                  |  |  |
| Contents               |         | PLD: PAL, PLA Implementation of Boolean expression using PAL, PLA (Up-to 2 variables)                                                                                                    |                                 |                        |                       |               |                  |  |  |
| Method of Assessment   |         | Internal: Assignment and Quiz                                                                                                                                                            |                                 |                        |                       |               |                  |  |  |